找回密码
 注册
搜索
查看: 935|回复: 0

[IC设计资料] Cadence自动布线器SE的tutorial

[复制链接]
发表于 2006-5-15 11:17:00 | 显示全部楼层 |阅读模式
【文件名】:06515@52RD_slc_tutorial.rar
【格 式】:rar
【大 小】:48K
【简 介】:This tutorial will enable a new user of Silicon Ensemble to step through the System Level Constraint (SLC) flow. It should take 2-4 hours to step through the tutorial the first time. Included in this bundle, are all the necessary files and instructions to read in design data and constraints,
then complete place and route using the Silicon Ensemble SLC set of tools.
【目 录】:
1. Loading in the initial design data (library information, Verilog netlist, and synthesis constraints)
2. Initial die size estimation and automatic floorplan creation
3. I/O placement
4. Automatic timing driven placement of block macros
5. Initial power routing (final power routing is done later in the tutorial)
6. Timing driven placement and concurrent placement based optimization through gate resizing and
buffer insertion/deletion for the standard cells
7. Clock tree synthesis and placement
8. Routing the design (final power routing, clock routing, signal routing)
9. Extracting parasitics using HyperExtract
10. Post clock tree path optimization through gate resizing and buffer insertion using parasitics from
HyperExtract
11. Incremental final routing to repair optimized nets
12. Post Routing Timing Analysis
13. Output of final Verilog, DEF, SDF, and GDSII
14. Other useful menus/commands/thoughts


本帖子中包含更多资源

您需要 登录 才可以下载或查看,没有账号?注册

×
高级模式
B Color Image Link Quote Code Smilies

本版积分规则

Archiver|手机版|小黑屋|52RD我爱研发网 ( 沪ICP备2022007804号-2 )

GMT+8, 2024-11-17 02:07 , Processed in 0.044326 second(s), 18 queries , Gzip On.

Powered by Discuz! X3.5

© 2001-2023 Discuz! Team.

快速回复 返回顶部 返回列表