|
楼主 |
发表于 2008-12-28 23:44:53
|
显示全部楼层
OMAP34xx Multimedia Device Data Manual Version C
【文件名】:081228@52RD_OMAP34xx_ES3.0_POP_DM_V_C.rar
【格 式】:rar
【大 小】:2101K
【简 介】:
【目 录】:
1 INTRODUCTION ................................................................................................................. 15
2 TERMINAL DESCRIPTION.................................................................................................... 16
2.1 Terminal Assignment ...................................................................................................... 16
2.2 Ball Characteristics......................................................................................................... 17
2.3 Multiplexing Characteristics ............................................................................................... 45
2.4 Signal Description .......................................................................................................... 53
2.4.1 External Memory Interfaces .................................................................................... 53
2.4.2 Video Interfaces ................................................................................................. 56
2.4.3 Serial Communication Interfaces .............................................................................. 59
2.4.4 Removable Media Interfaces................................................................................... 65
2.4.5 Test Interfaces ................................................................................................... 67
2.4.6 Miscellaneous .................................................................................................... 69
2.4.7 General-Purpose IOs ........................................................................................... 69
2.4.8 System and Miscellaneous Terminals ........................................................................ 73
2.4.9 Power Supplies .................................................................................................. 75
3 ELECTRICAL CHARACTERISTICS........................................................................................ 77
3.1 Power Domains............................................................................................................. 77
3.2 Absolute Maximum Ratings............................................................................................... 79
3.3 Recommended Operating Conditions ................................................................................... 82
3.4 DC Electrical Characteristics ............................................................................................. 83
3.5 Core Voltage Decoupling.................................................................................................. 86
3.6 Power-up and Power-down ............................................................................................... 88
3.6.1 Power-up Sequence ............................................................................................ 88
3.6.2 Power-down Sequence ......................................................................................... 90
4 CLOCK SPECIFICATIONS.................................................................................................... 91
4.1 Input Clock Specifications................................................................................................. 92
4.1.1 Clock Source Requirements ................................................................................... 92
4.1.2 External Crystal Description.................................................................................... 92
4.1.3 Clock Squarer Input Description............................................................................... 93
4.1.4 External 32-kHz CMOS Input Clock .......................................................................... 95
4.1.5 External sys_altclk CMOS Input Clock ....................................................................... 95
4.2 Output Clock Specifications............................................................................................... 96
4.3 DPLL and DLL Specifications ............................................................................................ 97
4.3.1 Digital Phase-Locked Loop (DPLL) ........................................................................... 98
4.3.1.1 DPLL1 (MPU) ......................................................................................... 98
4.3.1.2 DPLL2 (IVA2) ......................................................................................... 98
4.3.1.3 DPLL3 (CORE)........................................................................................ 99
4.3.1.4 DPLL4 (Peripherals).................................................................................. 99
4.3.1.5 DPLL5 (Second peripherals DPLL) ................................................................ 99
4.3.2 Delay-Locked Loops (DLL)..................................................................................... 99
4.3.3 DPLLs and DLL Characteristics ............................................................................... 99
4.3.4 DPLL and DLL Noise Isolation ............................................................................... 100
5 VIDEO DAC SPECIFICATIONS............................................................................................ 102
5.1 Interface Description ..................................................................................................... 102
5.2 Electrical Specifications Over Recommended Operating Conditions .............................................. 103
5.3 Analog Supply (vdda_dac) Noise Requirements ..................................................................... 104
5.4 External Component Value Choice..................................................................................... 106
6 TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS ............................................ 107
6.1 Timing Test Conditions................................................................................................... 107
6.2 Interface Clock Specifications........................................................................................... 107
Contents 3
TI Internal Data — Signed NDA Required for Distribution
OMAP34xx Multimedia Device
Silicon Revision 3.0
SWPS034C–JUNE 2008–REVISED JULY 2008 www.ti.com
6.2.1 Interface Clock Terminology.................................................................................. 107
6.2.2 Interface Clock Frequency.................................................................................... 107
6.2.3 Clock Jitter Specifications..................................................................................... 107
6.2.4 Clock Duty Cycle Error ........................................................................................ 107
6.3 Timing Parameters ....................................................................................................... 108
6.4 External Memory Interfaces ............................................................................................. 108
6.4.1 General-Purpose Memory Controller (GPMC) ............................................................. 108
6.4.1.1 GPMC/NOR Flash Synchronous Timing ......................................................... 109
6.4.1.2 GPMC/NOR Flash Asynchronous Timing........................................................ 116
6.4.1.3 GPMC/NAND Flash Asynchronous Timing ..................................................... 124
6.4.2 SDRAM Controller Subsystem (SDRC)..................................................................... 129
6.4.2.1 SDRC/SDR SDRAM Interface Timing............................................................ 129
6.4.2.2 SDRC/DDR SDRAM Interface Timing............................................................ 132
6.5 Video Interfaces........................................................................................................... 146
6.5.1 Camera Interface .............................................................................................. 146
6.5.1.1 First Camera Serial Interface (CSI2) Timing .................................................... 146
6.5.1.2 Second Camera Serial Interface (CSIb) Timing................................................. 148
6.5.1.3 Parallel Camera Interface Timing ................................................................. 150
6.5.2 Display Subsystem (DSS) .................................................................................... 161
6.5.2.1 LCD Display in Bypass Mode ..................................................................... 161
6.5.2.2 LCD Display in RFBI Mode ........................................................................ 163
6.5.3 Display Serial Interface (DSI)................................................................................. 166
6.5.3.1 DSI in High-Speed Mode........................................................................... 166
6.5.3.2 DSI in Low-Power Mode and Ultralow-Power Mode ........................................... 167
6.5.4 Serial Display Interface (SDI)................................................................................. 168
6.5.4.1 SDI in Flatlink™ 3G Mode ......................................................................... 168
6.6 Serial Communications Interfaces...................................................................................... 171
6.6.1 Multichannel Buffered Serial Port (McBSP) Timing ....................................................... 171
6.6.1.1 McBSP in Normal Mode............................................................................ 171
6.6.1.2 McBSP in TDM – Multipoint Mode (McBSP3)................................................... 179
6.6.2 Multichannel Serial Port Interface (McSPI) Timing ........................................................ 180
6.6.2.1 McSPI in Slave Mode............................................................................... 180
6.6.2.2 McSPI in Master Mode ............................................................................. 181
6.6.3 Dual-Port Synchronous Serial Interface (SSI) Timing..................................................... 183
6.6.4 Multiport Full-Speed Universal Serial Bus (FS-USB) Interface .......................................... 184
6.6.4.1 Multiport Full-Speed Universal Serial Bus (FS-USB) – Unidirectional Standard 6-pin
Mode.................................................................................................. 184
6.6.4.2 Multiport Full-Speed Universal Serial Bus (FS-USB) – Bidirectional Standard 4-pin
Mode.................................................................................................. 185
6.6.4.3 Multiport Full-Speed Universal Serial Bus (FS-USB) – Bidirectional Standard 3-pin
Mode.................................................................................................. 186
6.6.4.4 Multiport Full-Speed Universal Serial Bus (FS-USB) – Unidirectional TLL 6-pin Mode ... 188
6.6.4.5 Multiport Full-Speed Universal Serial Bus (FS-USB) – Bidirectional TLL 4-pin Mode ..... 189
6.6.4.6 Multiport Full-Speed Universal Serial Bus (FS-USB) – Bidirectional TLL 3-pin Mode ..... 190
6.6.5 Multiport High-Speed Universal Serial Bus (HS-USB) Timing ........................................... 191
6.6.5.1 High-Speed Universal Serial Bus (HS-USB) on Port 0 – 12-bit Slave Mode................ 192
6.6.5.2 High-Speed Universal Serial Bus (HS-USB) on Ports 1 and 2 – 12-bit Master Mode ..... 193
6.6.5.3 High-Speed Universal Serial Bus (HS-USB) on Ports 1, 2, and 3 – 12-bit TLL Master
Mode.................................................................................................. 194
6.6.5.4 High-Speed Universal Serial Bus (HS-USB) on Ports 1, 2, and 3 – 8-bit TLL Master
Mode.................................................................................................. 195
6.6.6 Universal Subscriber Identity Module Interface (USIM) .................................................. 196
6.6.7 I2C Interface .................................................................................................... 198
6.6.7.1 I2C Standard/Fast-Speed Mode................................................................... 198
4 Contents
TI Internal Data — Signed NDA Required for Distribution
OMAP34xx Multimedia Device
Silicon Revision 3.0
www.ti.com SWPS034C–JUNE 2008–REVISED JULY 2008
6.6.7.2 I2C High-Speed Mode .............................................................................. 199
6.6.8 HDQ / 1-Wire Interfaces....................................................................................... 200
6.6.8.1 HDQ Protocol ........................................................................................ 200
6.6.8.2 1-Wire Protocol ...................................................................................... 201
6.6.9 UART IrDA Interface........................................................................................... 202
6.6.9.1 IrDA—Receive Mode ............................................................................... 203
6.6.9.2 IrDA—Transmit Mode............................................................................... 204
6.7 Removable Media Interfaces............................................................................................ 204
6.7.1 Memory Stick PRO (MS-PRO) Timing ...................................................................... 204
6.7.2 High-Speed Multimedia Memory Card (MMC) and Secure Digital IO Card (SDIO) Timing.......... 204
6.7.2.1 MMC/SD/SDIO in SD Identification Mode ....................................................... 205
6.7.2.2 MMC/SD/SDIO in High-Speed MMC Mode ..................................................... 206
6.7.2.3 MMC/SD/SDIO in Standard MMC Mode and MMC Indentification Mode ................... 209
6.7.2.4 MMC/SD/SDIO in High-Speed SD Mode ....................................................... 212
6.7.2.5 MMC/SD/SDIO in Standard SD Mode ........................................................... 215
6.8 Test Interfaces ............................................................................................................ 218
6.8.1 Embedded Trace Macro Interface (ETM)................................................................... 218
6.8.2 System Debug Trace Interface (SDTI) ...................................................................... 219
6.8.2.1 SDTI in Dual-Edge Mode .......................................................................... 219
6.8.2.2 System Debug Trace Interface in Single-Edge Mode.......................................... 219
6.8.3 JTAG Interfaces ................................................................................................ 220
6.8.3.1 JTAG – Free Running Clock Mode .............................................................. 220
6.8.3.2 JTAG – Adaptive Clock Mode ..................................................................... 222
6.8.4 cJTAG Interface ................................................................................................ 223
7 PACKAGE CHARACTERISTICS .......................................................................................... 225
7.1 Package Thermal Resistance ........................................................................................... 225
7.2 Device Nomenclature .................................................................................................... 225
7.2.1 Standard Package Symbolization............................................................................ 225
7.2.2 Variable Description Summary............................................................................... 226
7.3 Mechanical Data .......................................................................................................... 226
A GLOSSARY...................................................................................................................... 228
Important Notices ...................................................................................................................... 231 |
|