|
楼主 |
发表于 2006-2-9 19:34:00
|
显示全部楼层
[37] K. T. Cheng and H. C. Chen, “Classification and identification of nonrobust untestable path delay faults,” IEEE Trans. on Computer-Aided Design of ICs and Systems, 1996, Vol.15, No. 8, pp. 845-853.
[38] Y. Min, and Z. Li. An Analytical Delay Model. Journal of Computer Science and Technology, 1999, 14(2): 97-115.
[39] U. Sparmann, D. Luxenburger, K. T. Cheng, and S. M. Reddy, “Fast identification of robust dependent path delay faults,” Proc. of 32nd Design Automation Conf., 1995, pp. 119-125.
[40] M. Sivaraman and A. J. Strojwas, “A Unified Approach for Timing Verification and Delay Fault Testing,” Kluwer Academic Publishers, USA, 1998.
[41] Zhongcheng Li, Yinghua Min, and R. K. Brayton, “Efficient Identification of Non-Robustly Untestable Path Delay Faults,” IEEE Int. Test Conf., Nov. 1997, pp. 992-997.
[42] Huawei Li, Zhongcheng Li, and Yinghua Min, “Reduction of Number of Paths to be Tested in Delay Testing,” Journal of Electronic Testing: Theory and Applications, 2000, Vol. 16, No. 5, pp. 477-485.
[43] P. Thadikaran, S. Chakravarty, “Fast algorithms for computing IDDQ tests for combinational circuits,” Proc. of Int. Conf. On VLSI Design, 1996, pp. 103-106.
[44] J. P. Hurst and A. D. Singh, “A differential build-in current sensor for high speed IDDQ testing,” IEEE J. Solid State Circuits, 1997, Vol. 32, No. 1, pp. 122-125.
[45] Michael L. Bushnell, Vishwani D. Agrawal, “Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits,” USA: Kluwer Academic Publishers. 2000, pp. 268, 274, 530,531.
[46] R. Dekker, F. Beenker, and L. Thijssen, “A realistic fault model and test algorithms for static random access memories,” IEEE Trans. on Computer-Aided Design, 1990, Vol. C-9, No. 6, pp. 567-572.
[47] A. J. Van de Goor, “Testing Semiconductor Memories, Theory and Practice,” ComTex Publishing; Gouda, The Netherlands, <a href="http://ce.et.tudelft.nl/~vdgoor/" target="_blank" ><FONT color=#384072>http://ce.et.tudelft.nl/~vdgoor/.</FONT></A>
[48] B. Vinnakota, editor, “Analog and Mixed-Signal Test,” Upper Saddle River, New Jersey: Prentice-Hall, 1998.
[49] C.-C. Lin, M. Marek-Sadowska, K.-T. Cheng, and M. Lee, “Test point insertion: scan paths through combinational logic,” Proc. of Design Automation Conf., 1996, pp. 268-273.
[50] IEEE(1994). “Supplement(B) to IEEE standard test access port and boundary-scan architecture.”
[51] S. Wolfram, “Universality and complexity of cellular automata,” Physica, 10D, 1984, pp. 1-35.
[52] N A. Touba and E. J. McCluskey, “Transformed pseudo-random patterns for BIST,” Proc. of VLSI Test Symposium, 1995, pp. 572-577.
[53] T. W. Williams, W. Daehn, M. Gruetzner, and C. W. Starke, “Bounds and analysis of aliasing errors in linear feedback shift registers,” IEEE Trans. on Computer-Aided Design, 1988, Vol. 7, No. 1, pp. 75-83.
[54] M. Damiani, P. Olivo, S. Ercolani, and B. Ricco, “An analytical model for the aliasing probability in signature analysis testing,” IEEE Trans. on Computer-Aided Design, 1989, Vol. 8, No. 11, pp. 1133-1144.
[55] B. Konemann, J. Mucha, and G. Zwiehoff, “Build-in logic block observation technique,” Proc. of Int. Test Conf., 1979, pp. 37-41.
[56] Xiaowei Li and P. Y. S. Cheung, “An Approach to Behavioral Synthesis for Loop-Based BIST,” Proc. of IEEE 1999 International Symposium on Circuits and Systems (ISCAS'99), May 30-June 2, 1999, Florda, pp. 374-377.
[57] Xiaowei Li, P. Y. S.Cheung and H. Fujiwara, “LFSR-Based Deterministic TPG for Two Pattern Testing,” Journal of Electronic Testing: Theory and Application, 2000, Vol.16, No.5, pp. 419-426.
[58] Y. Zorian, E. J. Marinissen, S. Dey, “Testing embedded-core based system chips,” Proc. of Int. Test Conf., 1998, pp.130-143.
[59] H. Date, T. Hosokawa, and M. Muraoka, “A SoC Test Strategy Based on a Non-scan DFT Method,” Proc. of 11th Asian Test Symposium (ATS’02), November 2002, pp. 305-310.
[60] S. Nagai, S. Ohotake, and H. Fujiwara, “A DFT method for RTL data paths based on strong testability to reduce test application time,” Technical Report of IEICE DC2002-84, February 2003, pp. 31-36.
[61] E. Marinissen, R. Arendsen, G. Bos, H. Dingemanse, M. Lousberg and C. Wouters, “A Structured and Scalable Mechanism for Test Access to Embedded Reusable Cores,” Proc. of International Test Conf., October 1998, pp. 284-293.
[62] P. Vama and S. Bhatia, “A Structured Test Re-Use Methodology for Core-Based System Chips,” Proc. of International Test Conf., October 1998, pp. 294-302.
[63] N. A. Touba and B. Pouya, “Testing embedded cores using partial isolation rings,” Proc. of VLSI Test Symposium, May 1997, pp.10-16.
[64] L. Whetsel, “An IEEE 1149.1 based test access architecture for ICs with embedded cores,” Proc. of International Test Conf., November 1997, pp. 69-78.
[65] M. Nourani and C. A. Papachristou, “Structural fault testing of embedded cores using pipelining,” J. Electronic Testing: Theory and Applications, 1999, vol. 15, pp. 129-144.
[66] I. Ghosh, S. Dey, N. K. Jha, “A Fast and Low Cost Testing Technique for Core-based System-on-Chip,” Proc. of 35th Design Automation Conf., 1998, pp. 542-547.
[67] I. Ghosh, S. Dey, and N. K. Jha, “A low overhead design for testability and test generation technique for core-based system-on-a-chip,” IEEE Trans.on CAD, November 1999, vol.18, No.11, pp. 1661-1676.
[68] T. Yoneda, H. Fujiwara, “A DFT Method for Core-Based Systems-on-a-Chip Based on Consecutive Testability,” Proc. of 10th Asian Test Symposium (ATS’01), November 2001, pp. 193-198.
[69] V. Iyengar, K. Chakrabarty and E. J. Marinissen, “Test Wrapper and Test Access Mechanism Co-Optimization for System-on-Chip,” J. Electronic Testing: Theory and Applications, April 2002, vol.18, pp. 213-230.
[70] Y. Huang, W. T. Cheng, C. C. Tsai, and N. Mukherjee, “Resource Allocation and Test Scheduling for Concurrent Test of Core-Based SOC Design,” Proc. of 10th Asian Test Symposium (ATS’01), November 2001, pp. 265-270.
[71] E. Larsson, K. Arvidsson, H. Fujiwara, and Z. Peng, “Integrated Test Scheduling, Test Parallelization and TAM Design,” Proc. of 11th Asian Test Symposium (ATS’02), November 2002, pp. 397-404.
[72] H. S. Hsu, J. R. Hung, K. L. Cheng, C. W. Wang, C. T. Huang, and C. W. Wu, “Test Scheduling and Test Access Architecture Optimization for System-on-Chip,” Proc. of 11th Asian Test Symposium (ATS’02), November 2002, pp. 411-416.
[73] V. Iyengar, K. Chakrabarty and E. J. Marinissen, “On using rectangle packaging for SOC wrapper/TAM co-optimization,” Proc. of VLSI Test Symposium, May 2002, pp. 253-258.
[74] Y. Huang, N. Mukherjee, S. Reddy, C. Tsai, W. Cheng, O. Samman, P. Reuter, and Y. Zaidan, “Optimal Core Wrapper Width Selection and SOC Test Scheduling Based On 3-Dimensional Bin Packing Algorithm,” Proc. of International Test Conf., October 2002, pp. 74-82.
作者: 中国科学院计算技术研究所副研究员、博士 |
|