|
发表于 2007-12-11 16:28:55
|
显示全部楼层
For resonance at the correct frequency the crystal should be loaded with its specified load capacitance, which is
defined for the crystal. This is the total capacitance across the crystal viewed from its terminals.
provides some of this load with the capacitors Ctrim and Cint. The remainder
should be from the external capacitors labelled Ct1 and Ct2. Ct1 should be three times the value of Ct2 for best
noise performance. This maximises the signal swing, hence slew rate at XTAL_IN, to which all on chip clocks are
referred. Crystal load capacitance, Cl is calculated with the following equation:
Equation 8.3: Load Capacitance
CI = Cint + Ctrim /2 + Ct1 X Ct2 / Ct1 + Ct2
Where:
Ctrim = 3.4pF nominal (Mid range setting)
Cint = 1.5pF
Note:
Cint does not include the crystal internal self capacitance, it is the driver self capacitance. |
|