找回密码
 注册
搜索
查看: 900|回复: 0

[FPGA资料] about holdtime,setuptime,clk skew,jitter(English,pdf,2 EDAyuan)

[复制链接]
发表于 2006-4-13 11:31:00 | 显示全部楼层 |阅读模式
【文件名】:06413@52RD_有关时序setup,hold,skew,jitter.rar
【格 式】:rar
【大 小】:130K
【简 介】:When a logic block completes an operation, it will generate a completion signal DV to indicate that output data is valid. The handshaking signals then initiate a data transfer to the next block, which latches in the new data and begins a new computation by asserting the initialization signal I. Asynchronous designs are advantageous because computations are performed at the native speed of the logic, where block computations occur whenever data becomes available. There is no need to manage clock skew, and the design methodology leads to a very modular approach where interaction between blocks simply occur through a handshaking procedure. However, these handshaking protocols result in increased complexity and overhead in communication that can reduce performance.
【目 录】:无目录



本帖子中包含更多资源

您需要 登录 才可以下载或查看,没有账号?注册

×
高级模式
B Color Image Link Quote Code Smilies

本版积分规则

Archiver|手机版|小黑屋|52RD我爱研发网 ( 沪ICP备2022007804号-2 )

GMT+8, 2024-11-5 12:16 , Processed in 0.051976 second(s), 17 queries , Gzip On.

Powered by Discuz! X3.5

© 2001-2023 Discuz! Team.

快速回复 返回顶部 返回列表